### 5.16 Fallacies and pitfalls



This section has been set as optional by your instructor.

As one of the most naturally quantitative aspects of computer architecture, the memory hierarchy would seem to be less vulnerable to fallacies and pitfalls. Not only have there been many fallacies propagated and pitfalls encountered, but some have led to major negative outcomes. We start with a pitfall that often traps students in exercises and exams.

#### Pitfall: Ignoring memory system behavior when writing programs or when generating code in a compiler.

This could easily be rewritten as a fallacy: "Programmers can ignore memory hierarchies in writing code." The evaluation of sort in COD Figure 5.19 (Comparing quicksort and radix sort ...) and of cache blocking in COD Section 5.14 (Going faster: Cache blocking and matrix multiply) demonstrate that programmers can easily double performance if they factor the behavior of the memory system into the design of their algorithms.

#### Pitfall: Forgetting to account for byte addressing or the cache block size in simulating a cache.

When simulating a cache (by hand or by computer), we need to make sure we account for the effect of byte addressing and multiword blocks in determining into which cache block a given address maps. For example, if we have a 32-byte direct-mapped cache with a block size of 4 bytes, the byte address 36 maps into block 1 of the cache, since byte address 36 is block address 9 and (9 modulo 8) = 1. On the other hand, if address 36 is a word address, then it maps into block (36 mod 8) = 4. Make sure the problem clearly states the base of the address.

In like fashion, we must account for the block size. Suppose we have a cache with 256 bytes and a block size of 32 bytes. Into which block does the byte address 300 fall? If we break the address 300 into fields, we can see the answer:



Riock address

Byte address 300 is block address

$$\left[\frac{300}{32}\right] = 9$$

The number of blocks in the cache is

$$\left\lceil \frac{256}{32} \right\rceil = 8$$

Block number 9 falls into cache block number (9 modulo 8) = 1.

This mistake catches many people, including the authors (in earlier drafts) and instructors who forget whether they intended the addresses to be in doublewords, words, bytes, or block numbers. Remember this pitfall when you tackle the exercises.

#### Pitfall: Having less set associativity for a shared cache than the number of cores or threads sharing that cache.

Without extra care, a **parallel** program running on  $2^n$  processors or threads can easily allocate data structures to addresses that would map to the same set of a shared L2 cache. If the cache is at least  $2^n$ -way associative, then these accidental conflicts are hidden by the hardware from the program. If not, programmers could face apparently mysterious performance bugs—actually due to L2 conflict misses—when migrating from, say, a 16-core design to 32-core design if both use 16-way associative L2 caches.



#### Pitfall: Using average memory access time to evaluate the memory hierarchy of an out-of-order processor.

If a processor stalls during a cache miss, then you can separately calculate the memory-stall time and the processor execution time, and hence evaluate the memory hierarchy independently using average memory access time.

If the processor continues to execute instructions, and may even sustain more cache misses during a cache miss, then the only accurate assessment of the memory hierarchy is to simulate the out-of-order processor along with the memory hierarchy.

#### Pitfall: Extending an address space by adding segments on top of an unsegmented address space.

During the 1970s, many programs grew so large that not all the code and data could be addressed with just a 16-bit address. Computers were then revised to offer 32-bit addresses, either through an unsegmented 32-bit address space (also called a *flat address space*) or by adding 16 bits of segment to the existing 16-bit address. From a marketing point of view, adding segments that were programmer-visible and that forced the programmer and compler to decompose programs into segments could solve the addressing problem. Unfortunately, there is trouble any time a programming language wants an address that is larger than one segment, such as indices for large arrays, unrestricted pointers, or reference parameters. Moreover, adding segments can turn every address into two words—one for the segment number and one for the segment offset—causing problems in the use of addresses in registers.

#### Fallacy: Disk failure rates in the field match their specifications.

Two recent studies evaluated large collections of disks to check the relationship between results in the field compared to specifications. One study was of almost 100,000 disks that had quoted MTTF of 1,000,000 to 1,500,000 hours, or AFR of 0.6% to 0.8%. They found AFRs of 2% to 4% to be common, often three to five times higher than the specified rates [Schroeder and Gibson, 2007]. A second study of more than 100,000 disks at Google, which had a quoted AFR of about 1.5%, saw failure rates of 1.7% for drives in their first year rise to 8.6% for drives in their third year, or about five to six times the declared rate [Pinheiro, Weber, and Barroso, 2007].

#### Fallacy: Operating systems are the best place to schedule disk accesses.

As mentioned in COD Section 5.2 (Memory technologies), higher-level disk interfaces offer logical block addresses to the host operating system. Given this high-level abstraction, the best an OS can do to try to help performance is to sort the logical block addresses into increasing order. However, since the disk knows the actual mapping of the logical addresses onto the physical geometry of sectors, tracks, and surfaces, it can reduce the rotational and seek latencies by rescheduling.

For example, suppose the workload is four reads [Anderson, 2003]:

| Operation | Starting LBA | Length |
|-----------|--------------|--------|
| Read      | 724          | 8      |
| Read      | 100          | 16     |
| Read      | 9987         | 1      |
| Read      | 26           | 128    |

The host might reorder the four reads into logical block order:

| Operation | Starting LBA | Length |  |
|-----------|--------------|--------|--|
| Read      | 26           | 128    |  |
| Read      | 100          | 16     |  |
| Read      | 724          | 8      |  |
| Read      | 9987         | 1      |  |

Depending on the relative location of the data on the disk, reordering could make it worse, as the figure below shows. The disk-scheduled reads complete in three-quarters of a disk revolution, but the OS-scheduled reads take three revolutions.

Figure 5.16.1: Example showing OS versus disk schedule accesses, labeled host-ordered versus drive-ordered (COD Figure 5.50).

The former takes three revolutions to complete the four reads, while the latter completes them in just three-fourths of a revolution (from Anderson [2003]).



## Pitfall: Implementing a virtual machine monitor on an instruction set architecture that wasn't designed to be virtualizable.

Many architects in the 1970s and 1980s weren't careful to make sure that all instructions reading or writing information related to hardware resource information were privileged. This *laissez-faire* attitude causes problems for VMMs for all of these architectures, including the x86, which we use here as an example.

The figure below describes the 18 instructions that cause problems for virtualization [Robin and Irvine, 2000]. The two broad classes are instructions that

- Read control registers in user mode that reveals that the guest operating system is running in a virtual machine (such as POPF, mentioned earlier)
- Check protection as required by the segmented architecture but assume that the operating system is running at the highest privilege level

# Figure 5.16.2: Summary of 18 x86 instructions that cause problems for virtualization [Robin and Irvine, 2000] (COD Figure 5.51).

The first five instructions in the top group allow a program in user mode to read a control register, such as descriptor table registers, without causing a trap. The pop flags instruction modifies a control register with sensitive information but fails silently when in user mode. The protection checking of the segmented architecture of the x86 is the downfall of the bottom group, as each of these instructions checks the privilege level implicitly as part of instruction execution when reading a control register. The checking assumes that the OS must be at the highest privilege level, which is not the case for guest VMs. Only the Move to segment register tries to modify control state, and protection checking foils it as well.

| Problem category                                                                                   | Problem x86 instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Access sensitive registers without<br>trapping when running in user mode                           | Store global descriptor table register (SGDT)<br>Store local descriptor table register (SLDT)<br>Store interrupt descriptor table register (SLDT)<br>Store machine status word (SMSW)<br>Push flags (PUSHF, PUSHFD)<br>Pop flags (POPF, POPFD)                                                                                                                                                                                                                                                                                           |  |
| When accessing virtual memory mechanisms in user mode, instructions fail the x86 protection checks | Load access rights from segment descriptor (LAR) Load segment limit from segment descriptor (LSL) Verify if segment descriptor is readable (VERN) Verify if segment descriptor is verifable (VERW) Verify if segment descriptor is writable (VERW) Pop to segment register (PUS CS, POP SS,) Push segment register (PUS H CS, PUSH SS,) Far call to different privilege level (CALL) Far return to different privilege level (IMP) Software interrupt (INT) Store segment selector register (STR) Move to /from segment registers (MOVE) |  |

To simplify implementations of VMMs on the x86, both AMD and Intel have proposed extensions to the architecture via a new mode. Intel's VT-x provides a new execution mode for running VMs, an architected definition of the VM state, instructions to swap VMs rapidly, and a large set of parameters to select the circumstances where a VMM must be invoked. Altogether, VT-x adds 11 new instructions for the x86. AMD's Pacifica makes similar proposals.

An alternative to modifying the hardware is to make small changes to the operating system to avoid using the troublesome pieces of the architecture. This technique is called *paravirtualization*, and the open source Xen VMM is a good example. The Xen VMM provides a guest OS with a virtual machine abstraction that uses only the easy-to-virtualize parts of the physical x86 hardware on which the VMM runs.

| PARTICIPATION ACTIVITY 5.16.1: Fallacies and pitfalls.                                                                                                     |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A common pitfall is to ignore the memory system when writing code.     O True     False                                                                    |  |
| 2) Disk failure rates often do not match their specifications.  O True  O False                                                                            |  |
| 3) Scheduling disk access is best done by the operating system.  O True  O False                                                                           |  |
| 4) In a 32-byte direct-mapped cache with a block size of 4 bytes, the byte address 40 maps into block 2 of the cache.  O True  O False                     |  |
| 5) The average memory access is an accurate metric to evaluate the memory hierarchy of an out-of-order processor.  O True  O False                         |  |
| 6) Paravirtualization is a software technique to facilitate virtualization of architectures that were not originally designed to be virtualizable.  O True |  |
| O False                                                                                                                                                    |  |